#### **ORIGINAL PAPER**



# Optimization of Design Space for Vertically Stacked Junctionless Nanosheet FET for Analog/RF Applications

Received: 19 January 2022 / Accepted: 26 February 2022 / Published online: 3 March 2022 © The Author(s), under exclusive licence to Springer Nature B.V. 2022

#### Abstract

This paper investigates the various device dimensions such as gate length ( $L_g$ ), nanosheet thickness ( $T_{NS}$ ), and nanosheet width to optimize the design space for vertically stacked Junctionless Nanosheet Field Effect Transistor (JL-NSFET). The optimization has been carried out by considering several analog/RF parameters that include On-current ( $I_{ON}$ ), Off-current ( $I_{OFF}$ ), Transconductance Efficiency ( $g_m/I_d$ ), Subthreshold Swing (SS), Drain Induced Barrier Lowering (DIBL),  $I_{ON}/I_{OFF}$  ratio, Transconductance ( $g_m$ ), gate capacitance ( $C_{gg}$ ), Output conductance ( $g_d$ ), and Cutoff-frequency ( $f_T$ ), Intrinsic gain ( $A_v$ ) are explored here. It is found that the downscaling of  $L_g$  from 16 nm to 8 nm resulted in an increase in SS and DIBL. However, scaling down of  $T_{NS}$  ( $W_{NS}$ ) from 10 nm to 5 nm (from 18 nm to 10 nm) resulted in a decrease in SS by ~30.5% (~16.39%) and in DIBL by ~44.23% (~78.59%) respectively. The short channel effects (SCE) are greatly suppressed by upscaling of  $L_g$  and downscaling of  $T_{NS}$  and  $W_{NS}$ . The transconductance ( $g_m$ ) is improved by decreasing the  $L_g$  and  $T_{NS}$  but a significant degradation is found for  $W_{NS}$ . Further, the gain ( $A_v$ ) is improved by an amount of ~22.86% by upscaling the  $L_g$  and ~ 7.07%, ~31.75% with the downscaling of  $T_{NS}$  and  $W_{NS}$  respectively. The gate capacitances ( $C_{gg}$ ) are reduced with the downscaling of  $L_g$  and  $W_{NS}$ , however the same is increased for  $T_{NS}$ . Moreover, the cutoff frequency ( $f_T$ ) is improved with scaling down of  $L_g$  and  $T_{NS}$  in comparison with the  $W_{NS}$ .

**Keywords** Junctionless · Short channel effects · Gate length  $(L_g)$  · Thickness  $(T_{NS})$  · Width  $(W_{NS})$ 

#### 1 Introduction

Over last few decades, the traditional bulk planar MOSFETs have been substantially downscaled, while numerous approaches have been proposed from 90 nm to 32 nm technology nodes to optimize the CMOS performance [1]. Yet, rigorous scaling down of planar Si-MOSFETs culminated in loss of channel controllability, and the resulting short channel effects (SCE) deteriorated the DC/AC performance characteristics considerably [2, 3]. Around 2012, at 22-nm node,

Shubham Tayal shubhamtayal999@gmail.com

Laxman Raju Thoutam tlaxmanraju@gmail.com

Department of Electronics and Communication Engineering, SR University, Warangal, India FinFETs have been preferred as a solution to circumvent SCEs and also facilitated continual scaling down in device dimensions [4–6]. Further these FinFETS's have been successfully downscaled to the 10 nm node by escalating the aspect ratio and optimizing the layout [7-9]. FinFETs began to supersede planar MOSFETs in many system-on-chip applications in terms of area, efficiency, and power. However, various technical constraints such as quantized device width, high parasitics and capacitances, corner effect should be addressed prior continued scaling in FinFETs [10, 11]. Thinner fins are also a requisite to maintain superior electrostatics, however it reduces carrier mobility and instigates higher variations in threshold voltage [12, 13]. To overcome the limitations associated with the FinFETs, the Gate All Around (GAA) structure has been proposed [14]. Owing to its excellent gate control, GAA nanowire (NW) FETs were presumed as the tenacious competitors potentially to replace FinFETs. However, implementation of GAA NWFETs necessitates a significant transition in fabrication procedures [15].

The GAA nanosheet (NS) FETs are devised as an interim approach amongst the aforementioned architectures. NSFETs



offer relatively greater performance over FinFETs and NWFETs while utilizing simple fabrication processes [16–21]. NSFETs offer higher electrostatic integrity, optimized power performances, and improved transistor density per chip by increasing effective width of the channel with enough current drivability in the given footprint [22–24]. This additionally ensures exceptional electrostatics with the GAA structure [25]. Also, NSFETs provide faster switching than NWFETs owing to the reduced parasitic capacitance for a given footprint [26]. Furthermore, NSFETs can alter the drain currents by adjusting the NS width, enabling a CMOScompatible layout design [27, 28]. The width of the NS can be optimized to meet the required current drivability for any device over a single wafer while maintaining a low-cost area [29]. This has a profound benefit over the FinFET, which allows only discrete I<sub>ON</sub> variation while adjusting the number of fins [30]. Nevertheless, there are certain design constraints involved with the NSFETs. Formation of sharp junctions at such deep technology nodes is notably challenging for nanosheet devices to achieve [31]. To address these fabrication issues, junctionless FETs are required to continue scaling in nanostructures [32].

The doping profile of junctionless transistors is consistent along all the source-channel-drain region. This is typically an on-device that utilizes bulk conduction rather than surface conduction in conventional MOSFETs. Therefore, to turn it off, the channel must be entirely depleted [8, 33]. To deplete



Fig. 1 3D view of JL-NSFET

the channel, a negative bias must be provided at the gate terminal. However, the same can be generated without using a negative gate bias by establishing a work function between the metal gate and the silicon semiconductor [34, 35].

Moreover, the present NSFETs have wide cross sections, at which the impact of subband separation is minimal. This may not be the case in upcoming years, wherein the nanosheets are anticipated to become highly confined [36–38]. In current NSFET devices, the impact of threshold voltage shifts owing to bandgap variation and centroid shift are clearly evident [14]. These effects show a significant impact on DC and analog/RF performance of the device. Further, the DC and analog/RF performance of the device degrade due to the short channel effects (SCE). The improvement in these DC and analog/RF characteristics of these devices is a requisite and can be achieved by the stacked channels' greater immunity due to enhanced performance, as well as the reduced distance between the NSFETs and the lower effective oxide thickness [39, 40].

Consequently, this paper investigates the DC and analog/RF performance of JL-NSFET. The impact of various parameters of JL-NSFET like gate length ( $L_{\rm g}$ ), nanosheet thickness ( $T_{\rm NS}$ ), and nanosheet width ( $W_{\rm NS}$ ) has been explored.

# 2 Device Structure and Simulation Technicalities

Figure 1 illustrates the 3-dimensional schematic of a vertically two stacked JL-NSFET simulated using the Sentaurus TCAD tool [41]. The JL-NSFET is heavily doped with arsenic (n-type) equal to  $1 \times 10^{19}$  cm<sup>-3</sup>.

Table 1 Device specifications of JL-NSFET

| Device specifications                     | Values                             |
|-------------------------------------------|------------------------------------|
| Gate length (Lg)                          | 8–16 nm                            |
| Silicon thickness (T <sub>NS</sub> )      | 5–10 nm                            |
| Width of the nanosheet (W <sub>NS</sub> ) | 10–18 nm                           |
| Nanosheet spacing (N <sub>sp</sub> )      | 6 nm                               |
| Work function (φ <sub>ms</sub> )          | 4.8 eV                             |
| Contact resistivity [18]                  | $7 \Omega.\mu m^2$                 |
| Sheet silicide resistivity [18]           | 7.5 $\Omega/\text{sq}$ .           |
| Gate Oxide Thickness                      | 0.7 nm                             |
| Doping concentration                      | $1 \times 10^{19} \text{ cm}^{-3}$ |
| No. of nanosheets                         | 2                                  |
| Temperature                               | 300 K                              |





Fig. 2 DC characteristics of the JL-NSFET with respect to  $L_g$  variation a  $I_d$ - $V_g$  transfer curve characteristics b  $g_m/I_d$  vs  $I_d/(W/L_g)$  c On-current ( $I_{ON}$ ) and Off-current ( $I_{OFF}$ ) d SS, DIBL, and  $I_{ON}/I_{OFF}$  ratio

A work function ( $\varphi_{ms}$ ) of 4.8 eV is adapted to eliminate the poly depletion effects. The device gate length ( $L_g$ ), thickness of the silicon sheet ( $T_{NS}$ )and width of the nanosheet ( $W_{NS}$ ) is varied in the order of 8-16 nm, 5-10 nm, 10-18 nm respectively to study the effective device performance.

The device specifications used for analyzing the performance of the designed JL-NSFET are listed below in Table 1.

The gate oxide thickness has been fixed at 0.7 nm to assure that the device produces better electrostatic integrity. The spacing between the nanosheets is set at 6 nm [11]. The contact resistivity (sheet silicide resistivity) of 7  $\Omega$ .µm² (7.5  $\Omega$ / sq.) is employed in the estimation of gate parasitics to ensure that there is zero electrostatic degradation [18] and is given by Eq. (1)

$$R_{SD} = \frac{1}{12} \rho_{\substack{sheet \\ silicide}} \frac{2n(T_{NS} + W_{NS})}{L_G} + \frac{\rho_{\substack{contact \\ resistivity \\ 2n(T_{NS} + W_{NS}) L_G}}}{2n(T_{NS} + W_{NS}) L_G}$$
 (1)

where n = no. of nanosheets

Several simulation models are included to study the performance of the device. To analyze the heavy doped JL-NSFET characteristics, the Fermi dirac statistics model is employed.

To account for the radiative generation, and recombination effects, the SRH generation/recombination band to band tunneling and auger models are used. Surface roughness and acoustic phonons are characterized using the Lombardi mobility models. The Slotboom bandgap narrowing model is used to explore bandgap energy narrowing in relation with the doping levels. Further, the quantum density gradient model is also adapted for considering the quantum confinements.

#### 3 Results and Discussion

# 3.1 Effect of Gate Length (L<sub>a</sub>) Variation

This subsection explores the effect of gate length  $(L_g)$  variation on several dc and analog/RF parameters such as  $I_d$ - $V_g$  transfer curve characteristics, On-current  $(I_{ON})$ , Subthreshold Swing (SS), Off-current  $(I_{OFF})$ , Drain Induced Barrier Lowering (DIBL),  $I_{ON}/I_{OFF}$  ratio, Transconductance  $(g_m)$ , Intrinsic gain  $(A_v)$ , Output conductance  $(g_{ds})$ , gate capacitance  $(C_{gg})$ , Cutoff- frequency  $(f_T)$ , and Transconductance efficiency  $(g_m/I_d)$ . To discover





Fig. 3 Variation of analog/RF parameters with respect to  $I_d/(W/L_g)$  for various gate lengths  $(L_g)$  a  $g_m$  and  $g_{ds}$  b  $C_{gg}$  c  $f_T$  (d)  $A_v$ 

the behavior of the JL-NSFET with respect to  $L_{\rm g}$  variation, the gate lengths  $L_{\rm g}=8$  nm, 12 nm, and 16 nm have been used. The thickness ( $T_{\rm NS}$ ) and width of the nanosheet ( $W_{\rm NS}$ ) are fixed at 5 nm and 18 nm respectively.

Figure 2 showcases the several DC characteristics of the designed JL-NSFET. The drain current (I<sub>d</sub>) with respect to gate voltage  $(V_{\sigma})$  for various gate lengths  $(L_{\sigma})$  in both linear as well as logarithmic scale is depicted in Fig. 2a. It is noticed that scaling up of  $L_{\rm g}$  results in the decrease in drain current. The Transconductance efficiency (g<sub>m</sub>/I<sub>d</sub>) plays a prominent role in the analog/RF circuit design and is described as the possible gain per unit amount of power consumption [42]. Larger g<sub>m</sub>/I<sub>d</sub> values indicate improved input drivability and reduced power consumption in capacitive load circuits. The  $g_m/I_d$  as a function of  $I_d/(W/L_g)$  is presented in Fig. 2b and it is observed that  $g_m/I_d$  improves with increase in  $L_g$ . The on currents  $(I_{ON})$  and off currents  $(I_{OFF})$  as a function of  $L_{\sigma}$  is visualized in Fig. 2c. The results demonstrate that the increase in the L<sub>g</sub> results in the decrease in both I<sub>ON</sub> and I<sub>OFF</sub>. This decrease in I<sub>ON</sub> with the upscaling of L<sub>g</sub> can be understood with the drain current equation of junctionless transistors [35] which is mathematically given as

$$I_D \cong q \mu N_D \frac{T_{NS} W_{NS}}{I} V_{DD} \tag{2}$$

Consequently, an improvement in I<sub>ON</sub>/I<sub>OFF</sub> ratio is experienced as the L<sub>g</sub> increases as espied in Fig. 2d. As the increase in  $I_{OFF}$  is much more than that in  $I_{ON}$  (2.086  $\times$  $10^{-6}$  to 2.938  $\times$   $10^{-6}$ ) at reduced L<sub>g</sub>, the I<sub>ON</sub>/I<sub>OFF</sub> ratio of the device reduces at reduced Lg. However, the JL-NSFET exhibits excellent performance for all Lg's with a ratio greater than 10<sup>6</sup> that is best suitable for digital logic design applications. The SS has a substantial influence on the static power dissipations in low standby power areas and thus must be low [43, 44]. It is observed that when the L<sub>g</sub> increases from 8 nm to 16 nm, the SS decreases indicating a shift towards the ideal value of 60 mV/dec and thus ensuring the better gate control of the device. The DIBL also reduces with the upscaling in  $L_g$  due to the reduction in  $I_{OFF}$  [35]. The improvement in SS, and DIBL with the increase in L<sub>g</sub> indicates the reduction in short channel effects.

Furthermore, the impact of transconductance  $(g_m)$ , gate capacitance  $(C_{gg})$ , output conductance  $(g_{ds})$ , cut-off frequency



 $(f_T),$  and intrinsic gain  $(A_v)$  for different  $L_g$  as a function  $I_{d}/(W/L_g)$  is plotted in Fig. 3. From Fig. 3a, it is seen that both the  $g_m$  and  $g_{ds}$  increases linearly with an increase in  $I_d/(W/L_g)$  for all  $L_g$ . It is also noticed that  $g_m$  and  $g_{ds}$  decrease with the increase in  $L_g$ . The reduction in  $g_{ds}$  with  $L_g$  might be attributed to the lower DIBL effect at higher  $L_g$  (Fig. 2d). It is also



Fig. 4 DC characteristics of the JL-NSFET with respect to  $T_{NS}$  variation a  $I_{d^*}V_g$  transfer curve characteristics b On-current  $(I_{ON})$  and Off-current  $(I_{OFF})$  c SS, DIBL, and  $I_{ON}/I_{OFF}$  ratio

noticed that  $C_{\rm gg}$  (Fig. 3b) increases with the increase in  $L_{\rm g}$  owing to the increase in effective channel area and relative inversion charge density.

Further, from Fig. 3c, it is noticed that the Cut-off frequency  $\left(f_T = \frac{g_m}{2\pi C_{gg}}\right)$  gets degraded with the increase in  $L_g$  due to the increase in  $C_{gg}$  at higher  $L_g$ . Additionally, Fig. 3d elucidate that the intrinsic gain  $\left(A_v = 20log_{10}\frac{g_m}{g_{ds}}\right)$  increases with scaling up of  $L_g$ . This might be due to the lower  $g_{ds}$  values resulted with the increase in  $L_g$ .

# 3.2 Effect of Nanosheet Thickness (T<sub>NS</sub>)

The thickness of nanosheet  $(T_{\rm NS})$  is a critical parameter that affects the device performance. The  $T_{\rm NS}$  is varied from 5 nm to 10 nm with the  $L_{\rm g}$  and  $W_{\rm NS}$  fixed at 10 nm and 18 nm respectively. This subsection explores the impact of nanosheet thickness  $(T_{\rm NS})$  on several dc and analog/RF parameters such as  $I_{\rm d}\text{-}V_{\rm g}$  transfer curve characteristics,  $I_{\rm ON},\,I_{\rm OFF},\,SS,\,DIBL,\,I_{\rm ON}/I_{\rm OFF}$  ratio,  $g_{\rm m},\,g_{\rm ds},\,C_{\rm gg},\,f_{\rm T},\,A_{\rm v}.$ 

Figure 4a illustrates the  $I_d$ - $V_g$  characteristics curve for various  $T_{\rm NS}$  of the nanosheet. It is realized that the drain current  $(I_d)$  decreases through the downscaling of  $T_{\rm NS}$ . From Fig. 4b it is observed that the  $I_{\rm ON}$  reduces with the downscaling of  $T_{\rm NS}$  from 10 nm to 5 nm. The reason behind the decrease in  $I_{\rm ON}$  with  $T_{\rm NS}$  can be given by Eq. (2)  $(I_d \propto T_{NS} \frac{W_{\rm NS}}{L})$  and may be attributed to the rise in the electric field (which results in the field dependent degradation due to the scattering phenomenon), and the rise in quantum confinement (that causes the boost in effective mass thereby reducing the density of states and hence resulting in mobility degradation) [16, 34, 45].

The decrease in  $I_{OFF}$  is due to the increase in quantum confinement effects with the downscaling of  $T_{NS}$ . This can be accounted to increase in bandgap and potential barrier height due to increase in subband energies and spacing between the subbands [34]. Consequently, an increase in  $I_{ON}/I_{OFF}$  ratio is noticed as  $T_{NS}$  is down scaled from 10 nm to 5 nm as shown in Fig. 4c.  $I_{ON}/I_{OFF}$  increases as the decrease in  $I_{OFF}$  (9.518  $\times$  10<sup>-10</sup> to 5.1818  $\times$  10<sup>-13</sup>) supersede the decrement in  $I_{ON}$  (2.86852  $\times$  10<sup>-5</sup> to 1.11779  $\times$  10<sup>-5</sup>) when  $T_{NS}$  is scaled down from 10 nm to 5 nm. It is also noticed that there is an improvement in both SS and DIBL with the downscaling  $T_{NS}$ .

Furthermore, the analog/RF performance as a function of  $I_d/(W/L_g)$  for different  $T_{\rm NS}$  is explored here. An interesting behavior for  $g_m,\,g_{\rm ds},\,C_{\rm gg},\,$  and  $A_{\rm v}$  are observed with the down-scaling of  $T_{\rm NS}.$  From Fig. 5a, it can be noticed that as the  $T_{\rm NS}$  is scaled down,  $g_m$  and  $g_{\rm ds}$  increase for 5 nm. However, the 10 nm thickness reported an increase in  $g_m$  and  $g_{\rm ds}$  compared to the 8 nm thickness. This might be due to the effect of the





Fig. 5 Variation of analog/RF parameters with respect to  $I_d/(W/L_g)$  for different nanosheet thickness  $(T_{NS})$  a  $g_m$  and  $g_{ds}$  b  $C_{gg}$  c  $f_T$  d  $A_v$  e electric field along the lateral direction (X)

increase in electric field for  $10\,\mathrm{nm}$  thickness compared to  $8\,\mathrm{nm}$  thickness (Fig. 5e).

Subsequently, a similar trend is observed for  $C_{\rm gg}$  too as depicted in Fig. 5b. Higher value of  $C_{\rm gg}$  is noted for 5 nm thickness, whereas a greater increase in  $C_{\rm gg}$  for 10 nm thickness is visualized compared to the 8 nm thickness. The higher  $f_T$  values are noted with the scaling down of  $T_{\rm NS}$  as illustrated in Fig. 5c. This might be due to higher  $g_m$  values at lower  $T_{\rm NS}$ . It is also espied from Fig. 5d that the intrinsic gain  $(A_v)$  is maximum at  $T_{\rm NS}=5$  nm. This may be attributed to relative high increase in  $g_m$  in comparison with the degradation in  $g_{\rm ds}$  for  $T_{\rm NS}=8$  nm compared to  $T_{\rm NS}=5$  nm and 10 nm. This

might be attributed to the lower  $g_m$  values with the downscaling of  $T_{\rm NS}$ . Thus, from the above analysis it can be said that for analog performance  $T_{\rm NS}=8$  nm should be preferred, however for RF performance  $T_{\rm NS}=5$  nm should be preferred.

# 3.3 Effect of Nanosheet Width (W<sub>NS</sub>)

In this subsection, the impact of nanosheet width ( $W_{\rm NS}$ ) on the performance of JL-NSFET is investigated. The  $W_{\rm NS}$  is varied from from 10 nm to 18 nm. The  $T_{\rm NS}$  and  $L_{\rm g}$  are kept constant at 5 nm and 8 nm respectively for the analysis purpose. Various dc and analog/RF parameters such as  $I_d$ - $V_g$  transfer





Fig. 6 DC characteristics of the JL-NSFET with respect to  $W_{NS}$  variation a  $I_d$ - $V_g$  transfer curve characteristics b  $g_m/I_d$  vs  $I_d/(W/L_g)$  c On-current  $(I_{ON})$  and Off-current  $(I_{OFF})$  d SS, DIBL, and  $I_{ON}/I_{OFF}$  ratio



 $\textbf{Fig. 7} \quad \text{Variation of analog/RF parameters with respect to } I_d/(W/L_g) \text{ for different nanosheet width } (W_{NS}) \textbf{ a } g_m \text{ and } g_{ds} \textbf{ b } C_{gg} \textbf{ c } f_T \text{ (d) } A_v \text{ (d) } A_$ 



curve characteristics,  $g_m/I_d$ ,  $I_{ON}$ ,  $I_{OFF}$ , SS, DIBL,  $I_{ON}/I_{OFF}$  ratio,  $g_m$ ,  $C_{gg}$ ,  $g_{ds}$ ,  $f_T$ , and  $A_v$  are explored here to optimize the design space for JL-NSFET.

The  $I_d$ - $V_g$  transfer characteristics curve in linear scale for two stacked JL-NSFET is presented in Fig. 6a. The  $g_m/I_d$  improves with the downscaling of  $W_{NS}$  as shown in Fig. 6b. From Fig. 6c it is noticed that as the  $W_{NS}$  is down scaled from 18 nm to 10 nm the driving capability of  $I_{ON}$  is reduced and the  $I_{OFF}$  reduces significantly. The reduction in  $I_{OFF}$  (5.431  $\times$  10<sup>-13</sup> to 4.093  $\times$  10<sup>-14</sup>) contribute to the net increase in  $I_{ON}/I_{OFF}$  ratio as portrayed in Fig. 6d. The SS and DIBL are improved greatly with the downscaling of  $W_{NS}$ .

Further, the analog/RF performances as a function of  $I_{\rm d}/(W/L_{\rm g})$  are also examined in this subsection. From Fig. 7a, it is picturized that as the  $W_{\rm NS}$  is scaled down from 18 nm to 10 nm, the reduction in  $g_{\rm m}$  is experienced because of the decrease in the drain current ( $I_{\rm d}$ ). The  $g_{\rm ds}$  also reduces effectively with the scaling down of  $W_{\rm NS}$  ensuring a good electrical performance in terms of the intrinsic dc gain ( $A_{\rm v}$ ) (Fig. 7d) of the JL-NSFET. Moreover, the  $C_{\rm gg}$  also reduces as the  $W_{\rm NS}$  is downscaled as depicted in Fig. 7b that in turn improves the  $f_{\rm T}$  (Fig. 7c) with the downscaling of  $W_{\rm NS}$ . This might be due to the reduction in  $C_{\rm gg}$  with the downscaling of  $W_{\rm NS}$  from 18 nm to 10 nm. Consequently, a lower  $W_{\rm NS}$  (=10 nm) should be preferred for improved analog/RF performance of JL-NSFET during designing.

# 3.4 Effect of Nanosheet Spacing (N<sub>sp</sub>)

This subsection discusses the effect of spacing between the nanosheets. The effect of Nanosheet Spacing  $(N_{\rm sp})$  on drain current  $(I_{\rm d})$  is depicted in Fig. 8. It is found that the  $N_{\rm sp}$  negligibly effect the transfer characteristics of JL-NSFET. This in turn will give negligible change in electrical parameters such



Fig. 8 Effect of spacing (N<sub>sp</sub>) between the NS on the I<sub>d</sub> of JL-NSFET



as  $I_{on}$ ,  $I_{off}$  and threshold voltages ( $V_{th}$ ). The same has been already observed for conventional nanosheet FET also [11].

#### 4 Conclusion

In this article, the study of several DC and analog/RF parameters are carried out for optimizing the design space in terms of gate length (Lg), thickness (TNS) and width (WNS) for the JL-NSFET. The analysis revealed that the scaling down of L<sub>\sigma</sub> results in an increase the SS, DIBL, and output conductance (g<sub>ds</sub>) and decrease the I<sub>ON</sub>/I<sub>OFF</sub> ratio, gain (A<sub>v</sub>), transconductance efficiency (g<sub>m</sub>/I<sub>d</sub>) affecting the device performance. However, the transconductance (g<sub>m</sub>) and cutoff frequency (f<sub>T</sub>) are improved significantly. The scaling down of nanosheet thickness (T<sub>NS</sub>) reported the suppression in SS, DIBL and increase in g<sub>m</sub>, f<sub>T</sub>, and I<sub>ON</sub>/I<sub>OFF</sub> ratio but resulted in a decrease in I<sub>ON</sub>, A<sub>v</sub>, g<sub>m</sub>/I<sub>d</sub>, increase in g<sub>ds</sub>, C<sub>gg</sub> at 5 nm thickness showing a significant influence on the performance for 5 nm thickness. The effect of the increase in electric field for the 10 nm thickness made to improve g<sub>m</sub> at a higher rate in comparison with that of 8 nm thickness. Moreover, the downscaling of nanosheet width (W<sub>NS</sub>) provided a decrease in SS, DIBL,  $f_T$ , and  $C_{gg}$  greatly compared to the  $T_{NS}$ , and improved  $g_m/I_d$ ,  $g_{ds}$ ,  $A_v$ ,  $I_{ON}/I_{OFF}$  ratio. Thus, the JL-NSFET is the best device for analog applications if designed at  $L_g = 16$  nm,  $T_{NS}$ = 8 nm, and  $W_{NS}$  = 10 nm and for RF applications at  $L_g$  = 8 nm,  $T_{NS} = 5$  nm, and  $W_{NS} = 10$  nm.

**Acknowledgements** The authors would like to thank Dr. Sayan Kanungo, BITS Pilani, Hyderabad Campus for providing us the facility to simulate this work using Sentaurus TCAD tools.

Code Availability Not applicable.

Author Contributions All the works (Conceptualization, Methodology, Writing Original Draft, Software, Validation and Investigation, Formal analysis, Resources, Data Curation, Writing Review and Editing) in this paper have done together by Sresta Valasa, Shubham Tayal, Laxman Raju Thoutam.

Data Availability Not applicable.

### **Declarations**

The contents of this manuscript are not now under consideration for publication elsewhere. The contents of this manuscript have not been copyrighted or published previously. The contents of this manuscript will not be copyrighted, submitted, or published elsewhere, while acceptance by the Journal is under consideration.

The authors declare that they have no known competing financial interests or personal relationships that could have appeared to influence the work reported in this paper.

Consent to Participate Not applicable.

**Consent for Publication** Not applicable as the manuscript does not contain any data from individual. Conflicts of Interest/Competing Interests The authors declare that there is no conflict of interest reported in this paper.

# References

- Yoon JS, Jeong J, Lee S, Baek RH (2018) Systematic DC/AC performance benchmarking of sub-7-nm node FinFETs and nanosheet FETs. IEEE J Electron Devices Soc 6:942–947. https://doi. org/10.1109/JEDS.2018.2866026
- Boukhili W, Mahdouani M, Bourguiga R, Puigdollers J (2015) Experimental study and analytical modeling of the channel length influence on the electrical characteristics of small-molecule thinfilm transistors. Superlattice Microst 83:224–236. https://doi.org/ 10.1016/j.spmi.2015.03.045
- Lu YC, Hu VP (2019) Evaluation of analog circuit performance for ferroelectric SOI MOSFETs considering interface trap charges and gate length variations. 2019 silicon Nanoelectronics workshop (SNW). IEEE. https://doi.org/10.23919/SNW.2019.8782942
- Rechem D, Latreche S, Gontrand C (2009) Channel length scaling and the impact of metal gate work function on the performance of double gate-metal oxide semiconductor field-effect transistors. Pramana. 72(3):587–599. https://doi.org/10.1007/s12043-009-0052-5
- Minhaj EH, Esha SR, Adnan MM, Dey T (2018) Impact of channel length reduction and doping variation on multigate FinFETs. 2018 international conference on advancement in electrical and electronic engineering (ICAEEE) IEEE. https://doi.org/10.1109/ICAEEE. 2018.8642981
- Swain SK, Dutta A, Adak S, Pati SK, Sarkar CK (2016) Influence of channel length and high-K oxide thickness on subthreshold analog/RF performance of graded channel and gate stack DG-MOSFETs. Microelectron Reliab 61:24–29. https://doi.org/10. 1016/j.microrel.2016.03.001
- Venkataiah C, Satya-Prakash VN, Mallikarjuna K, Prasad TJ (2019) Investigating the effect of chirality, oxide thickness, temperature and channel length variation on a threshold voltage of MOSFET, GNRFET, and CNTFET. J Mech Continua Math Sci. https://doi.org/10.26782/jmcms.spl.3/2019.09.00018
- Baruah RK, Paily RP. Estimation of process-induced variations in double-gate junctionless transistor (2012) In 2012 5th International Conference on Computers and Devices for Communication (CODEC) IEEE. https://doi.org/10.1109/CODEC.2012.6509298
- Tayal S, Vibhu G, Meena S, Gupta R (2021) Optimization of device dimensions of high-k gate dielectric based DG-TFET for improved analog/RF performance. Silicon 3:1–7. https://doi.org/10.1007/ s12633-021-01127-y
- Park C, Song Y, Kang JH, Jung SO, Yun I (2011) Effects of electrical characteristics on the non-rectangular gate structure variations for the multifinger MOSFETs. IEEE Trans Compon Packag Manuf Technol 1(3):352–358. https://doi.org/10.1109/TCPMT.2010. 2099532
- Tayal S, Ajayan J, Joseph LL, Tarunkumar J, Nirmal D, Jena B, Nandi A (2021) A comprehensive investigation of vertically stacked silicon nanosheet field effect transistors: an analog/RF perspective. Silicon. 4:1–8. https://doi.org/10.1007/s12633-021-01128-x
- Saha JK, Chakma N, Hasan M (2018) Impact of channel length, gate insulator thickness, gate insulator material, and temperature on the performance of nanoscale FETs. J Comput Electron 17(4): 1521–1527. https://doi.org/10.1007/s10825-018-1235-4
- Loubet N, Hook T, Montanini P, Yeung CW, Kanakasabapathy S, Guillom M, Yamashita T, Zhang J, Miao X, Wang J, Young A

- (2017) Stacked nanosheet gate-all-around transistor to enable scaling beyond FinFET. 2017 symposium on VLSI technology IEEE. https://doi.org/10.23919/VLSIT.2017.7998183
- Yeung CW, Zhang J, Chao R, Kwon O, Vega R, Tsutsui G, Miao X, Zhang C, Sohn CW, Moon BK, Razavieh A (2018) Channel geometry impact and narrow sheet effect of stacked nanosheet.
   2018 IEEE International Electron Devices Meeting (IEDM) IEEE. https://doi.org/10.1109/IEDM.2018.8614608
- Mohapatra SK, Pradhan KP, Artola L, Sahu PK (2015) Estimation of analog/RF figures-of-merit using device design engineering in gate stack double gate MOSFET. Mater Sci Semicond Process 31: 455–462. https://doi.org/10.1016/j.mssp.2014.12.026
- Sakib FI, Hasan MA, Hossain M (2020) Exploration of negative capacitance in gate-all-around si nanosheet transistors. IEEE Trans Electron Devices 67(11):5236–5242. https://doi.org/10.1109/TED. 2020.3025524
- Nagy D, Espineira G, Indalecio G, Garcia-Loureiro AJ, Kalna K, Seoane N (2020) Benchmarking of FinFET, nanosheet, and nanowire FET architectures for future technology nodes. IEEE Access 8: 53196–53202. https://doi.org/10.1109/ACCESS.2020.2980925
- Nuttinck S, Parvais B, Curatola G, Mercha A (2007) Double-gate FinFETs as a CMOS technology downscaling option: an RF perspective. IEEE Trans Electron Devices 54(2):279–283. https://doi. org/10.1109/TED.2006.888670
- Yoon JS, Jeong J, Lee S, Baek RH (2019) Punch-through-stopper free nanosheet FETs with crescent inner-spacer and isolated source/ drain. IEEE Access 7:38593–38596. https://doi.org/10.1109/ ACCESS.2019.2904944
- Tayal S, Mittal V, Jadav S, Gupta S, Nandi A, Krishan B (2020) Temperature sensitivity analysis of inner-gate engineered JL-SiNT-FET: an analog/RF prospective. Cryogenics. 108:103087. https://doi.org/10.1016/j.cryogenics.2020.103087
- Tayal S, Nandi A (2018) Study of temperature effect on junctionless Si nanotube FET concerning analog/RF performance. Cryogenics. 92:71–75. https://doi.org/10.1016/j.cryogenics.2018. 03.012
- Dixit A, Kottantharayil A, Collaert N, Goodwin M, Jurczak M, De Meyer K (2005) Analysis of the parasitic S/D resistance in multiplegate FETs. IEEE Trans Electron Devices 52(6):1132–1140. https:// doi.org/10.1109/TED.2005.848098
- Yakimets D, Bardon MG, Jang D, Schuddinck P, Sherazi Y, Weckx P, Miyaguchi K, Parvais B, Raghavan P, Spessot A, Verkest D (2017) Power aware FinFET and lateral nanosheet FET targeting for 3nm CMOS technology. 2017 IEEE international Electron devices meeting (IEDM) IEEE. https://doi.org/10.1109/ IEDM.2017.8268429
- Tayal S, Nandi A (2018) Optimization of gate-stack in junctionless Si-nanotube FET for analog/RF applications. Mater Sci Semicond Process 80:63–67. https://doi.org/10.1016/j.mssp.2018.02.014
- Zhang Q, Gu J, Xu R, Cao L, Li J, Wu Z, Wang G, Yao J, Zhang Z, Xiang J, He X (2021) Optimization of structure and electrical characteristics for four-layer vertically-stacked horizontal gate-all-around Si nanosheets devices. Nanomaterials. 11(3):646. https://doi.org/10.3390/nano11030646
- Chu CL, Wu K, Luo GL, Chen BY, Chen SH, Wu WF, Yeh WK (2018) Stacked Ge-nanosheet GAAFETs fabricated by Ge/Si multilayer epitaxy. IEEE Electron Device Lett 39(8):1133–1136. https://doi.org/10.1109/LED.2018.2850366
- Jena B, Bhol K, Nanda U, Tayal S, Routray SR (2021) Performance analysis of ferroelectric GAA MOSFET with metal grain work function variability. Silicon. https://doi.org/10.1007/s12633-021-01031-5
- Tayal S, Bhattacharya S, Jena B, Ajayan J, Muchahary D (2021) Singla P. Linearity Performance and Harmonic Distortion Analysis of IGE Junctionless Silicon Nanotube-FET for Wireless Applications Silicon https://doi.org/10.1007/s12633-021-01313-y



- Yao J, Li J, Luo K, Yu J, Zhang Q, Hou Z, Gu J, Yang W, Wu Z, Yin H, Wang W (2018) Physical insights on quantum confinement and carrier mobility in Si, Si<sub>0.45</sub> Ge<sub>0.55</sub>, Ge gate-all-around NSFET for 5 nm technology node. IEEE J Electron Devices Soc 6:841–848. https://doi.org/10.1109/JEDS.2018.2858225
- Yoon JS, Jeong J, Lee S, Baek RH (2019) Sensitivity of source/ drain critical dimension variations for sub-5-nm node fin and nanosheet FETs. IEEE Trans Electron Devices 67(1):258–262. https:// doi.org/10.1109/TED.2019.2951671
- Sreenivasulu VB, Narendar V (2021) Characterization and optimization of junctionless gate-all-around vertically stacked nanowire FETs for sub-5 nm technology nodes. Microelectron J 116:105214. https://doi.org/10.1016/j.mejo.2021.105214
- Jegadheesan V, Sivasankaran K, Konar A (2020) Optimized substrate for improved performance of stacked Nanosheet field-effect transistor. IEEE Trans Electron Devices 67(10):4079–4084. https://doi.org/10.1109/TED.2020.3017175
- Jang D, Yakimets D, Eneman G, Schuddinck P, Bardon MG, Raghavan P, Spessot A, Verkest D, Mocuta A (2017) Device exploration of nanosheet transistors for sub-7-nm technology node. IEEE Trans Electron Devices 64(6):2707–2713. https://doi.org/10. 1109/TED.2017.2695455
- Dasgupta A, Parihar SS, Agarwal H, Kushwaha P, Chauhan YS, Hu C (2020) Compact model for geometry dependent mobility in nanosheet FETs. IEEE Electron Device Lett 41(3):313–316. https:// doi.org/10.1109/LED.2020.2967782
- Narula V, Narula C, Singh J (2015) Investigating short channel effects and performance parameters of double gate junctionless transistor at various technology nodes. 2015 2nd international conference on recent advances in Engineering & Computational Sciences (RAECS) IEEE. https://doi.org/10.1109/RAECS.2015. 7453429
- Yoo C, Chang J, Seon Y, Kim H, Jeon J (2022) Analysis of self-heating effects in multi-nanosheet FET considering bottom isolation and package options. IEEE Trans Electron Devices 69:1524

  1531. https://doi.org/10.1109/TED.2022.3141327
- Sudarsanan A, Badami O, Nayak K (2022) Superior interface trap variability immunity of horizontally stacked Si nanosheet FET in

- Sub-3-nm technology node. 2021 International semiconductor conference (CAS). IEEE. https://doi.org/10.1109/CAS52836.2021. 9604183
- Jung SG, Kim JK, Yu HY (2022) Analytical model of contact resistance in vertically stacked nanosheet FETs for Sub-3-nm technology node. IEEE Trans Electron Devices 69:930–935. https://doi. org/10.1109/TED.2022.3143473
- Tayal S, Gupta S, Nandi A, Gupta A, Jadav S (2019) Study of inner-gate engineering effect on analog/radio frequency performance of conventional Si-nanotube field effect transistor. J Nanoelectron Optoelectron 14(7):953–957. https://doi.org/10. 1166/jno.2019.2649
- Jegadheesan V, Sivasankaran K, Konar A (2019) Impact of geometrical parameters and substrate on analog/RF performance of stacked nanosheet field effect transistor. Mater Sci Semicond Process 93:188–195. https://doi.org/10.1016/j.mssp.2019.01.003
- Sentaurus Device User Guide. Available: http://www.synopsys. com
- Veloso A, Huynh-Bao T, Matagne P, Jang D, Eneman G, Horiguchi N, Ryckaert J (2020) Nanowire & nanosheet FETs for ultra-scaled, high-density logic and memory applications. Solid State Electron 168:107736. https://doi.org/10.1109/ EUROSOIULIS45800.2019.9041857
- Venkateswarlu S, Nayak K (2020) Hetero-interfacial thermal resistance effects on device performance of stacked gate-all-around nanosheet FET. IEEE Trans Electron Devices 67(10):4493–4499. https://doi.org/10.1109/TED.2020.3017567
- Yoon JS, Jeong J, Lee S, Baek RH (2019) Metal source—/drain-induced performance boosting of sub-7-nm node nanosheet FETs. IEEE Trans Electron Devices 66(4):1868–1873. https://doi.org/10. 1109/TED.2019.2897873
- Tayal S, Nandi A (2017) Effect of FIBL in-conjunction with channel parameters on analog and RF FOM of FinFET. Superlattice Microst 105:152–162. https://doi.org/10.1016/j.spmi.2017.03.018

**Publisher's Note** Springer Nature remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

